

# ADBMS6821/ADBMS6822

## Single/Dual isoSPI Transceiver

### **FEATURES**

- Up to 2 Mbps isolated bidirectional serial data communications
- Drop in compatible: single (ADBMS6821) and dual (ADBMS6822)
- ▶ Fully independent dual transceivers (ADBMS6822)
- ▶ Simple galvanic isolation using capacitors or transformers
- Bidirectional interface over a single twisted pair
- Supports cable lengths up to 100 meters
- ► Very low EMI susceptibility and emissions
- ▶ LPCM support for ADBMS battery monitors
- Interrupt output for LPCM system wake-up
- 4 Mbps unidirectional mode
- Requires no software changes in most SPI systems
- Ultra-low idle current
- Automatic interface wake-up detection
- ▶ Operating temperature range: -40°C to +125°C
- ▶ 3.0 V to 5.5 V isoSPI driver power supply
- ▶ 1.7 V to 5.5 V interface to microcontrollers
- 3.0 V to 30 V input for powering wake-up and monitoring functions (12 V battery compatible)
- ► Available in 32-lead, side solderable LFCSP package
- ► AEC-Q100 qualified for automotive applications

### **APPLICATIONS**

- Electric and hybrid electric vehicles
- Backup battery systems
- Industrial networking
- Remote sensors

### **TYPICAL APPLICATION CIRCUIT**

A typical application of the ADBMS6822 in a system with the ADBMS6815 battery monitor is shown in Figure 1.



Figure 1. Typical Application Circuit

### **GENERAL DESCRIPTION**

The ADBMS6821<sup>1</sup> (single) and ADBMS6822<sup>1</sup> (dual) provide bidirectional isolated serial-port interface (isoSPI<sup>m</sup>) communications between two isolated devices through a single twisted pair connection for each data link. Each transceiver encodes logic states into signals that are transmitted across an isolation barrier to another transceiver. The receiving device decodes the transmission and drives the peripheral bus to the appropriate logic states. The isolation barrier can be bridged by capacitors or by a pulse transformer to achieve hundreds of volts of isolation.

The ADBMS6821/ADBMS6822 transceivers drive differential signals using matched source and sink currents, which eliminate the requirement for a transformer center tap and reducing electromagnetic interference (EMI). Precision window comparators in the receiver detect the differential signals.

The transceivers can be paired with advanced ADBMS stack monitors to enable cell voltage and sensor monitoring even while the system controller is powered down (low-power cell monitoring, or LPCM). The transceivers provide a timeout function that wakes up or alerts the system when a pass heartbeat message has not been received in the programmed time period.

Throughout this data sheet, all pin names refer to both transceivers on the ADBMS6822. For example, VDD refers to both VDD and VDD2.

<sup>1</sup> Protected by U.S. patents, including 8,908,779.

Rev. B

DOCUMENT FEEDBACK

Information furnished by Analog Devices is believed to be accurate and reliable "as is". However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

### TABLE OF CONTENTS

| Features                                     | 1    |
|----------------------------------------------|------|
| Applications                                 | 1    |
| Typical Application Circuit                  | 1    |
| General Description                          | 1    |
| Functional Block Diagram                     | 3    |
| Specifications                               | 4    |
| Power-Supply Specifications                  | 4    |
| LPCM Timeout Specifications                  | 4    |
| XCVRMD and PHAPOL Pin Specifications         | 5    |
| INTR and WAKE Pin Specifications             | 5    |
| Digital Pins DC Specifications               | 5    |
| isoSPI DC Specifications                     |      |
| isoSPI Idle/Wake-Up Specifications           | 6    |
| Timing Specifications                        | 6    |
| Absolute Maximum Ratings                     | 8    |
| Thermal Resistance                           | 8    |
| Electrostatic Discharge (ESD) Ratings        | 8    |
| ESD Caution                                  | 8    |
| Pin Configurations and Function Descriptions | 9    |
| Typical Performance Characteristics          | 11   |
| Theory of Operation                          | 16   |
| isoSPI Pulse Detail                          | 16   |
| isoSPI Pulse Specifications                  |      |
| isoSPI Interaction and Timing                | . 17 |

| Receiver Common-Mode Bias        | 19 |
|----------------------------------|----|
| SPI Configuration                | 19 |
| Setting Clock Phase and Polarity |    |
| Transceiver Modes                | 19 |
| isoSPI State Diagram             | 20 |
| Power Supplies                   | 20 |
| Supply Current                   |    |
| Idle Mode and Wake-Up Detection  | 21 |
| WAKE Pin                         | 21 |
| Multidrop                        | 21 |
| LPCM Timeout Monitor             | 23 |
| LPCM RTO (Resistor Timeout) Pin  | 23 |
| LPCM INTR Pin                    | 23 |
| LPCM Heartbeat Messages          | 24 |
| LPCM Expanded State Diagram      | 24 |
| LPCM Supply Current Consumption  | 24 |
| SPI Pins During LPCM             |    |
| Applications Information         | 26 |
| Software Layer                   | 26 |
| Outline Dimensions               | 27 |
| Ordering Guide                   |    |
| Evaluation Boards                |    |
| Automotive Products              | 28 |

### **REVISION HISTORY**

| 7/2024—Rev. A to Rev. B<br>Changes to Ordering Guide | 28 |
|------------------------------------------------------|----|
| 1/2024—Revision A: Initial Version                   |    |

### FUNCTIONAL BLOCK DIAGRAM



2. VLP IS A LOW POWER INTERNAL SUPPLY RAIL DERIVED FROM VP OR VDD. VLP\_C IS A CURRENT-LIMITED LOW POWER INTERNAL SUPPLY RAIL DERIVED FROM VP OR VDD.

Figure 2. ADBMS6821/ADBMS6822 Functional Block Diagram

### **POWER-SUPPLY SPECIFICATIONS**

Operating junction temperature (T<sub>J</sub>) =  $-40^{\circ}$ C to  $+125^{\circ}$ C, V<sub>DDS</sub> = 3 V, V<sub>DD</sub> = V<sub>P</sub> = 5 V, unless otherwise noted.

#### Table 1. Power-Supply Specifications

| Parameter       | Symbol                       | Test Conditions/Comments                                              | Min | Тур | Max | Unit |
|-----------------|------------------------------|-----------------------------------------------------------------------|-----|-----|-----|------|
| OPERATING RANGE |                              |                                                                       |     |     |     |      |
| VDD             | V <sub>DD</sub>              |                                                                       | 3.0 |     | 5.5 | V    |
| VDDS            | V <sub>DDS</sub>             |                                                                       | 1.7 |     | 5.5 | V    |
| VP              | V <sub>P</sub>               | LPCM mode, V <sub>DD</sub> = 0 V                                      | 6   |     | 30  | V    |
|                 |                              | All other modes                                                       | 3   |     | 30  | V    |
| SUPPLY CURRENT  |                              |                                                                       |     |     |     |      |
| VDD             | I <sub>VDD(IDLE)</sub>       | Idle state, V <sub>DD</sub> = 5 V                                     | 7   |     | 12  | μA   |
|                 | I <sub>VDD(RDY)</sub>        | Ready state, V <sub>DD</sub> = 5 V, not LPCM mode                     | 2.4 |     | 3   | mA   |
|                 | I <sub>VDD(RDY_LPCM)</sub>   | Ready state, V <sub>DD</sub> = 5 V, LPCM mode                         | 1.5 |     | 2   | mA   |
|                 | I <sub>VDD(ACT)</sub>        | Active state, SCK frequency ( $f_{SCK}$ ) = 2 MHz, $V_{DD}$ = 5 V     | 7.0 |     | 12  | mA   |
| VP              | I <sub>VP(NOM)</sub>         | V <sub>DD</sub> = 5 V, V <sub>P</sub> = 12 V                          | 0.4 |     | 2   | μA   |
|                 | I <sub>VP(LSTN)</sub>        | V <sub>DD</sub> = 0 V, V <sub>P</sub> = 12 V, listen state, LPCM mode | 7   |     | 16  | μA   |
|                 | IVP(RDY LPCM)                | V <sub>DD</sub> = 0 V, V <sub>P</sub> = 12 V, ready state, LPCM mode  | 1.4 |     | 2   | mA   |
| VDD + VP        | I <sub>VDD/VP(IDLE)</sub>    | $V_{DD} = V_P = 5 V$ , idle state                                     | 7   |     | 13  | μA   |
|                 | I <sub>VDD/VP(LSTN)</sub>    | LPCM mode, $V_{DD} = V_P = 5$ V, listen state                         | 10  |     | 17  | μA   |
|                 | IVDD/VP(RDY_LPCM)            | LPCM mode, $V_{DD}$ = $V_P$ = 5 V, ready state                        | 1.5 |     | 2   | mA   |
| VDDS            | I <sub>VDDS(IDLE_LSTN)</sub> | Idle or listen state, V <sub>DDS</sub> = 5 V                          | 0.5 |     | 4   | μA   |
|                 | IVDDS(RDY ACT)               | Ready or active state, V <sub>DDS</sub> = 5 V                         | 45  |     | 70  | μA   |

### LPCM TIMEOUT SPECIFICATIONS

 $T_J = -40^{\circ}C$  to  $+125^{\circ}C$ ,  $V_{DDS} = 3$  V,  $V_{DD} = V_P = 5$  V, unless otherwise noted.

#### Table 2. LPCM Timeout Specifications

| Parameter                 | Symbol            | Test Conditions/Comments          | Min | Тур  | Max | Unit |
|---------------------------|-------------------|-----------------------------------|-----|------|-----|------|
| RTO PIN TO GND RESISTANCE | R <sub>RTO</sub>  | 1.5 sec typical timeout           | 0   | 0    | 10  | kΩ   |
|                           |                   | 1.5 sec typical timeout           | 92  | 100  |     | kΩ   |
|                           |                   | 3 sec typical timeout             | 15  | 17.8 | 22  | kΩ   |
|                           |                   | 6 sec typical timeout             | 28  | 30.9 | 34  | kΩ   |
|                           |                   | 12 sec typical timeout            | 41  | 43.2 | 46  | kΩ   |
|                           |                   | 18 sec typical timeout            | 54  | 56.2 | 58  | kΩ   |
|                           |                   | 24 sec typical timeout            | 67  | 68.1 | 71  | kΩ   |
|                           |                   | 48 sec typical timeout            | 79  | 80.6 | 83  | kΩ   |
| LPCM TIMEOUT              | t <sub>LPCM</sub> | Relative error to typical timeout | -10 |      | +10 | %    |

### **XCVRMD AND PHAPOL PIN SPECIFICATIONS**

 $T_J$  = -40°C to +125°C,  $V_{DDS}$  = 3 V,  $V_{DD}$  =  $V_P$  = 5 V, unless otherwise noted.

#### Table 3. XCVRMD and PHAPOL Pin Specifications

| Parameter                    | Symbol          | Test Conditions/Comments            | Min                    | Тур | Max | Unit |
|------------------------------|-----------------|-------------------------------------|------------------------|-----|-----|------|
| XCVRMD                       |                 |                                     |                        |     |     |      |
| XCVRMD Pin to GND Resistance | R <sub>MD</sub> | Standard bidirectional mode         |                        |     | 6   | kΩ   |
|                              |                 | LPCM                                | 15                     |     | 35  | kΩ   |
|                              |                 | 4 Mbps unidirectional mode          | 65                     |     | 120 | kΩ   |
| XCVRMD Pin Voltage           | V <sub>MD</sub> | 2 Mbps with 1-bit latency mode      | V <sub>DDS</sub> - 0.3 |     |     | V    |
| PHAPOL                       |                 |                                     |                        |     |     |      |
| PHAPOL Pin to GND Resistance | R <sub>PP</sub> | Phase (PHA) = 0, polarity (POL) = 0 |                        |     | 6   | kΩ   |
|                              |                 | PHA = 1, POL = 0                    | 15                     |     | 35  | kΩ   |
|                              |                 | PHA = 0, POL = 1                    | 65                     |     | 120 | kΩ   |
| PHAPOL Pin Voltage           | V <sub>PP</sub> | PHA = 1, POL = 1                    | V <sub>DDS</sub> - 0.3 |     |     | V    |

### INTR AND WAKE PIN SPECIFICATIONS

 $T_J = -40^{\circ}C$  to +125°C,  $V_{DDS} = 3$  V,  $V_{DD} = V_P = 5$  V, unless otherwise noted.

#### Table 4. INTR and WAKE Pin Specifications

| Parameter         | Symbol                     | Test Conditions/Comments                                                | Min                   | Тур | Max      | Unit |
|-------------------|----------------------------|-------------------------------------------------------------------------|-----------------------|-----|----------|------|
| INTR AND WAKE     |                            |                                                                         |                       |     |          |      |
| Pull-Up Current   | I <sub>PU(WAKE/INTR)</sub> | INTR = 0 V, WAKE = 0 V                                                  | 18                    |     | 38       | μA   |
| Pull-Down Current | I <sub>PD(WAKE/INTR)</sub> | INTR = 2 V, WAKE = 2 V                                                  | 13                    |     | 33       | μA   |
| Pull-Up Voltage   | V <sub>PU(WAKE/INTR)</sub> | $V_P$ = 12 V, $V_{DD}$ = 0 V at $I_{PU(WAKE/INTR)}$ = 15 µA             | 3                     |     | 4.5      | V    |
|                   |                            | $V_P$ = 12 V, $V_{DD}$ = 3 V or 5 V at $I_{PU(WAKE/INTR)}$ = 15 $\mu$ A | V <sub>DD</sub> – 1.5 |     | $V_{DD}$ | V    |

### DIGITAL PINS DC SPECIFICATIONS

 $T_J$  = -40°C to +125°C,  $V_{DDS}$  = 3 V,  $V_{DD}$  =  $V_P$  = 5 V, unless otherwise noted.

#### Table 5. Digital Pins DC Specifications

| Parameter                           | Symbol                 | Test Conditions/Comments                                        | Min                     | Тур | Max                  | Unit |
|-------------------------------------|------------------------|-----------------------------------------------------------------|-------------------------|-----|----------------------|------|
| DIGITAL VOLTAGE                     |                        |                                                                 |                         |     |                      |      |
| Input High                          | V <sub>IH</sub>        |                                                                 |                         |     |                      |      |
| MSTR, PICO, POCI, SCK, CS           |                        |                                                                 | 0.7 × V <sub>DDS</sub>  |     |                      | V    |
| WAKE                                |                        |                                                                 | 1.4                     |     |                      | V    |
| Input Low                           | V <sub>IL</sub>        |                                                                 |                         |     |                      |      |
| MSTR, PICO, POCI, SCK, CS           |                        |                                                                 |                         |     | $0.3 \times V_{DDS}$ | V    |
| WAKE                                |                        |                                                                 |                         |     | 0.5                  | V    |
| Output High                         | V <sub>OH</sub>        | Sourcing 4 mA                                                   |                         |     |                      |      |
| PICO, POCI, SCK, CS                 |                        |                                                                 | V <sub>DDS</sub> - 0.25 |     |                      | V    |
| Output Low                          | V <sub>OL</sub>        | Sinking 4 mA                                                    |                         |     |                      |      |
| PICO, POCI, SCK, CS                 |                        |                                                                 |                         |     | 0.25                 | V    |
| DIGITAL OUTPUT PIN INTERNAL PULL-UP | R <sub>PU(DIG)</sub>   | POCI pull-up to $V_{DDS}$ , MSTR = high, $\overline{CS}$ = high | 0.5                     |     | 1.5                  | MΩ   |
| POCI                                |                        |                                                                 |                         |     |                      |      |
| DIGITAL PIN LEAKAGE CURRENT         | I <sub>LEAK(DIG)</sub> | Pin voltage = V <sub>DDS</sub> = 5 V                            |                         |     | 1                    | μA   |
| MSTR, PICO, POCI, SCK, CS           |                        |                                                                 |                         |     |                      |      |

### **ISOSPI DC SPECIFICATIONS**

 $T_J$  = -40°C to +125°C,  $V_{DDS}$  = 3 V,  $V_{DD}$  =  $V_P$  = 5 V, unless otherwise noted.

#### Table 6. isoSPI DC Specifications

| Parameter                  | Symbol                   | Test Conditions/Comments                                                                | Min | Тур  | Мах | Unit |
|----------------------------|--------------------------|-----------------------------------------------------------------------------------------|-----|------|-----|------|
| LEAKAGE CURRENTS           | I <sub>LEAK(IP/IM)</sub> | 0 V to 5 V, idle state                                                                  |     |      | 10  | μA   |
| COMMON-MODE VOLTAGE        | V <sub>CM</sub>          | $T_A = 25^{\circ}C$ , IP/IM not driving                                                 |     | 3.2  |     | V    |
| PIN RESISTANCE             | R <sub>IN</sub>          | Ready state, 0 V < IP voltage (V <sub>IP</sub> ), IM voltage (V <sub>IM</sub> ) < 5.5 V | 100 |      |     | kΩ   |
| TRANSMITTER                |                          |                                                                                         |     |      |     |      |
| Pulse Amplitude            | VA                       | $V_A =  V_{IP} - V_{IM} $ , termination resistance = 50 $\Omega$                        | 1   | 1.25 | 1.6 | V    |
| Drive Current              | I <sub>DRV</sub>         | V <sub>CM</sub> set by the driver                                                       |     | 25   |     | mA   |
| RECEIVER THRESHOLD VOLTAGE | V <sub>Rx</sub>          |                                                                                         |     | 300  |     | mV   |

### **ISOSPI IDLE/WAKE-UP SPECIFICATIONS**

 $T_J$  = -40°C to +125°C,  $V_{DDS}$  = 3 V,  $V_{DD}$  =  $V_P$  = 5 V, unless otherwise noted.

#### Table 7. isoSPI Idle/Wake-Up Specifications

| Parameter                           | Symbol              | Test Conditions/Comments         | Min | Тур | Мах | Unit |
|-------------------------------------|---------------------|----------------------------------|-----|-----|-----|------|
| WAKE-UP                             |                     |                                  |     |     |     |      |
| Differential Wake-Up Voltage        | V <sub>WAKE</sub>   | t <sub>DWELL</sub> ≥ 240 ns      | 400 |     |     | mV   |
| Dwell Time at V <sub>WAKE</sub>     | t <sub>DWELL</sub>  | V <sub>WAKE</sub> ≥ 400 mV       | 240 |     |     | ns   |
| Start-Up Time After Wake Detection  | t <sub>READY</sub>  |                                  |     |     | 10  | μs   |
| IDLE TIMEOUT DURATION               | t <sub>IDLE</sub>   |                                  | 4.3 | 5.5 | 6.7 | ms   |
| READY STATE TO LISTEN STATE TIMEOUT | t <sub>LISTEN</sub> | MSTR = 0, XCVRMD = 20 k $\Omega$ |     | 250 |     | μs   |

### TIMING SPECIFICATIONS

### isoSPI Pulse Timing Specifications

 $T_J = -40^{\circ}C$  to +125°C,  $V_{DDS} = 3$  V,  $V_{DD} = V_P = 5$  V, unless otherwise noted.

#### Table 8. isoSPI Pulse Timing Specifications

| Parameter                  | Symbol                 | Test Conditions/Comments | Min | Тур | Мах | Unit |
|----------------------------|------------------------|--------------------------|-----|-----|-----|------|
| CHIP SELECT                |                        |                          |     |     |     |      |
| Half-Pulse Width           | t <sub>1/2PW(CS)</sub> | Transmitter              | 120 | 150 | 180 | ns   |
| Signal Filter              | t <sub>FILT(CS)</sub>  | Receiver                 | 70  | 90  | 110 | ns   |
| Pulse-Inversion Delay      | t <sub>INV(CS)</sub>   | Transmitter              | 120 | 155 | 190 | ns   |
| Valid-Pulse Window         | t <sub>WNDW(CS)</sub>  | Receiver                 | 220 | 270 | 330 | ns   |
| Chip-Select Response Delay | t <sub>DEL(CS)</sub>   | Receiver                 |     | 140 | 190 | ns   |
| DATA                       |                        |                          |     |     |     |      |
| Half-Pulse Width           | t <sub>½PW(D)</sub>    | Transmitter              | 40  | 50  | 60  | ns   |
| Signal Filter              | t <sub>FILT(D)</sub>   | Receiver                 | 10  | 20  | 30  | ns   |
| Pulse-Inversion Delay      | t <sub>INV(D)</sub>    | Transmitter              | 40  | 55  | 70  | ns   |
| Valid-Pulse Window         | t <sub>WNDW(D)</sub>   | Receiver                 | 70  | 90  | 110 | ns   |
| Data-Response Delay        | t <sub>DEL(D)</sub>    | Receiver                 |     | 75  | 120 | ns   |

### SPI/isoSPI Timing Specifications (Controller)

 $T_J = -40^{\circ}C$  to +125°C,  $V_{DDS} = 3$  V,  $V_{DD} = V_P = 5$  V, unless otherwise noted.

#### Table 9. SPI/isoSPI Timing Specifications (Controller)

| Parameter        | Description                                                               | Test Conditions/Comments                 | Min  | Тур | Max | Unit |
|------------------|---------------------------------------------------------------------------|------------------------------------------|------|-----|-----|------|
| t <sub>CLK</sub> | SCK period <sup>1</sup>                                                   | 4 Mbps unidirectional mode               | 0.25 |     |     | μs   |
|                  |                                                                           | All other transceiver modes              | 0.5  |     |     | μs   |
| <sup>t</sup> 1   | PICO setup time before SCK latching edge                                  |                                          | 25   |     |     | ns   |
| 2                | PICO hold time after SCK latching edge                                    |                                          | 25   |     |     | ns   |
| 3                | SCK low                                                                   | $t_{CLK} = t_3 + t_4$                    | 50   |     |     | ns   |
| 4                | SCK high                                                                  | $t_{CLK} = t_3 + t_4$                    | 50   |     |     | ns   |
| 5                | $\overline{\text{CS}}$ rising edge to $\overline{\text{CS}}$ falling edge |                                          | 1    |     |     | μs   |
| 6                | SCK latching edge to CS rising edge <sup>1</sup>                          |                                          | 0.5  |     |     | μs   |
| 7                | CS falling edge to SCK latching edge <sup>1</sup>                         | 2 Mbps with 1-bit latency mode           | 0.5  |     |     | μs   |
|                  |                                                                           | 4 Mbps unidirectional mode               | 0.5  |     |     | μs   |
|                  |                                                                           | Used with ADBMS stack monitor peripheral | 0.5  |     |     | μs   |
|                  |                                                                           | All other cases                          | 1    |     |     | μs   |
| 8                | SCK nonlatching edge to POCI valid                                        |                                          |      |     | 55  | ns   |
| 9                | SCK latching edge to short ±1 transmit pulse                              |                                          |      |     | 50  | ns   |
| 10               | CS transition to long ±1 transmit pulse                                   |                                          |      |     | 55  | ns   |

<sup>1</sup> These timing specifications are dependent on the delay through the cable and include allowances for 50 ns of delay in each direction. A value of 50 ns corresponds to 10 meters of Category 5 cable (which has a velocity of propagation of 66% the speed of light). Use of longer cables require derating these specifications by the amount of additional delay.

### SPI/isoSPI Timing Specifications (Peripheral)

 $T_J = -40^{\circ}C$  to +125°C,  $V_{DDS} = 3$  V,  $V_{DD} = V_P = 5$  V, unless otherwise noted.

| Table 10. SPI/isoSPI Timing Specifications (Peripheral) |
|---------------------------------------------------------|
|---------------------------------------------------------|

| Parameter        | Description                                  | Test Conditions/Comments                       | Min | Тур | Мах | Unit |
|------------------|----------------------------------------------|------------------------------------------------|-----|-----|-----|------|
| t <sub>12</sub>  | isoSPI data recognized to SCK latching edge  | 4 Mbps unidirectional transceiver mode         | 50  | 75  | 100 | ns   |
|                  |                                              | All other transceiver modes                    | 85  | 125 | 165 | ns   |
| t <sub>13</sub>  | SCK pulse width                              | 4 Mbps unidirectional transceiver mode         | 50  | 75  | 100 | ns   |
|                  |                                              | All other transceiver modes                    | 85  | 125 | 165 | ns   |
| t <sub>14</sub>  | SCK nonlatching edge to isoSPI data transmit | Standard bidirectional isoSPI transceiver mode | 85  | 125 | 165 | ns   |
|                  | SCK latching edge to isoSPI data transmit    | 2 Mbps with 1-bit latency transceiver mode     |     |     | 55  | ns   |
| 15               | CS falling edge to SCK nonlatching edge      | PHA = 1                                        | 80  | 120 | 156 | ns   |
| 16               | CS falling edge to isoSPI data transmit      | Standard bidirectional isoSPI transceiver mode | 150 | 220 | 295 | ns   |
| 17               | CS rising edge to SCK latching edge          | PHA = 1                                        | 80  | 120 | 156 | ns   |
| 18               | CS rising edge to PICO rising edge           |                                                |     |     | 35  | ns   |
| t <sub>RTN</sub> | Data return delay                            | Standard bidirectional isoSPI transceiver mode | 315 | 430 | 545 | ns   |
|                  |                                              | 2 Mbps with 1-bit latency transceiver mode     | 145 | 195 | 240 | ns   |

### **ABSOLUTE MAXIMUM RATINGS**

Unless otherwise specified, all pin names refer to both transceivers on an ADBMS6822 with respect to the related power supply pins (for example, CS2 relative to VDDS2).

#### Table 11. Absolute Maximum Ratings

| Parameter                                   | Rating          |
|---------------------------------------------|-----------------|
| Supply Voltage, Relative to GND             |                 |
| V <sub>DDS</sub> , V <sub>DD</sub>          | -0.3 V to +6 V  |
| V <sub>P</sub>                              | -0.3 V to +36 V |
| Input Voltage, Relative to GND              |                 |
| IP, IM                                      | -5 V to +12 V   |
| All other pins                              | -0.3 V to +6 V  |
| Input Voltage, Relative to V <sub>DDS</sub> |                 |
| CS, SCK, PICO, POCI, XCVRMD, PHAPOL         | 0.3 V           |
| Current In and Out of Pins                  |                 |
| IP, IM, V <sub>DD</sub>                     | 60 mA           |
| CS, SCK, PICO/POCI                          | 20 mA           |
| V <sub>DDS</sub>                            | 40 mA           |
| All Other Pins                              | 10 mA           |
| Temperature                                 |                 |
| Operating Junction Range (T <sub>J</sub> )  | -40°C to +125°C |
| Junction (T <sub>JMAX</sub> )               | 150°C           |
| Storage Range                               | -65°C to +150°C |
| Lead (Soldering, 10 sec)                    | 300°C           |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

### THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.

 $\theta_{JA}$  is the natural convection junction-to-ambient thermal resistance measured in a one cubic foot sealed enclosure.  $\theta_{JC}$  is the junction-to-case thermal resistance.

Table 12. Thermal Resistance

| Package Type <sup>1</sup> | θ <sub>JA</sub> <sup>2</sup> | θ <sub>JC</sub> | Unit |
|---------------------------|------------------------------|-----------------|------|
| 05-08-7057                | 44                           | 7               | °C/W |

<sup>1</sup> The exposed pad must be connected to the GND plane for proper thermal management.

 $^2$   $\,$  Board layout impacts thermal characteristics such as  $\theta_{JA}$ 

## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.

Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.

Charged device model (CDM) per ANSI/ESDA/JEDEC JS-002.

## ESD Ratings for ADBMS6821

### Table 13. ADBMS6821, 32-Lead LFCSP SS

| ESD Model | Withstand Voltage (V) | Class |
|-----------|-----------------------|-------|
| HBM       | 2000                  | 2     |
| CDM       | 750                   | C4B   |

## ESD Ratings for ADBMS6822

### Table 14. ADBMS6822, 32-Lead LFCSP\_SS

| ESD Model | Withstand Voltage (V) | Class |
|-----------|-----------------------|-------|
| НВМ       | 2000                  | 2     |
| CDM       | 750                   | C4B   |

### **ESD CAUTION**



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 3. ADBMS6821 Pin Configuration

#### Table 15. ADBMS6821 Pin Function Descriptions

| Pin Number Mnemonic |        | Description                                                                                                  |  |  |
|---------------------|--------|--------------------------------------------------------------------------------------------------------------|--|--|
| 1                   | MSTR   | SPI Mode Select. MSTR selects SPI controller mode (connected to VDDS) or peripheral mode (connected to GND). |  |  |
| 2                   | PICO   | SPI Controller Output (Controller Mode) or Peripheral Input (Peripheral Mode).                               |  |  |
| 3                   | POCI   | SPI Controller Input (Controller Mode) or Peripheral Output (Peripheral Mode).                               |  |  |
|                     | SCK    | SPI Clock Input (Controller) or Output (Peripheral).                                                         |  |  |
| 5                   | CS     | Active Low SPI Chip-Select Input (Controller Mode) or Output (Peripheral Mode).                              |  |  |
| 5                   | VDDS   | SPI Power-Supply Input (1.7 V to 5.5 V).                                                                     |  |  |
| ,                   | INTR   | LPCM Interrupt Current-Limited Output.                                                                       |  |  |
| }                   | WAKE   | Device Wake-Up State Current-Limited Output or Input.                                                        |  |  |
| )                   | GND    | Ground. The GND pins must be shorted together external to the IC.                                            |  |  |
| 0                   | IM     | Isolated Interface Minus Input/Output.                                                                       |  |  |
| 1                   | IP     | Isolated Interface Plus Input/Output.                                                                        |  |  |
| 2                   | VDD    | isoSPI Power-Supply Input (3.0 V to 5.5 V).                                                                  |  |  |
| 3                   | VP     | High Voltage Power-Supply Input (3.0 V to 30 V).                                                             |  |  |
| 4                   | PHAPOL | Multilevel, Resistor Set SPI PHA/POL Selection Input.                                                        |  |  |
| 15                  | RTO    | Multilevel, Resistor Set LPCM Timeout Selection Input.                                                       |  |  |
| 6                   | XCVRMD | Multilevel, Resistor Set Transceiver Mode Selection Input.                                                   |  |  |
| 7 to 32             | NIC    | Not Internally Connected.                                                                                    |  |  |
| 33                  | EP     | Exposed Pad. Must be connected to GND.                                                                       |  |  |

### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS



Figure 4. ADBMS6822 Pin Configuration

#### Table 16. ADBMS6822 Pin Function Descriptions

| Pin Number | Mnemonic        | Description                                                                                                  |
|------------|-----------------|--------------------------------------------------------------------------------------------------------------|
| 1, 25      | MSTR, MSTR2     | SPI Mode Select. These pins select SPI controller mode (MSTR connected to VDDS and MSTR2 connected to VDDS2) |
|            |                 | or peripheral mode (MSTR and MSTR2 connected to GND).                                                        |
| 2, 26      | PICO, PICO2     | SPI Controller Outputs (Controller Mode) or Peripheral Inputs (Peripheral Mode).                             |
| 3, 27      | POCI, POCI2     | SPI Controller Inputs (Controller Mode) or Peripheral Outputs (Peripheral Mode).                             |
| 4, 28      | SCK, SCK2       | SPI Clock Inputs (Controller) or Outputs (Peripheral).                                                       |
| 5, 29      | CS, CS2         | Active Low SPI Chip-Select Inputs (Controller Mode) or Outputs (Peripheral Mode).                            |
| 6, 30      | VDDS, VDDS2     | SPI Power-Supply Inputs (1.7 V to 5.5 V).                                                                    |
| 7, 31      | INTR, INTR2     | LPCM Interrupt Current-Limited Outputs.                                                                      |
| 8, 32      | WAKE, WAKE2     | Device Wake-Up State Current-Limited Outputs or Inputs.                                                      |
| 9, 17      | GND             | Ground. The GND pins must be shorted together external to the IC.                                            |
| 10, 18     | IM, IM2         | Isolated Interface Minus Inputs/Outputs.                                                                     |
| 11, 19     | IP, IP2         | Isolated Interface Plus Inputs/Outputs.                                                                      |
| 12, 20     | VDD, VDD2       | isoSPI Power-Supply Inputs (3.0 V to 5.5 V).                                                                 |
| 13, 21     | VP, VP2         | High Voltage Power-Supply Inputs (3.0 V to 30 V).                                                            |
| 14, 22     | PHAPOL, PHAPOL2 | Multilevel, Resistor Set SPI PHA/POL Selection Inputs.                                                       |
| 15, 23     | RTO, RTO2       | Multilevel, Resistor Set LPCM Timeout Selection Inputs.                                                      |
| 16, 24     | XCVRMD, XCVRMD2 | Multilevel, Resistor Set Transceiver Mode Selection Inputs.                                                  |
| 33         | EP              | Exposed Pad. Must be connected to GND.                                                                       |







Figure 6. VDD Current vs. Temperature, Ready State, Non LPCM



Figure 7. VDD Current vs. Temperature, Ready State, LPCM



Figure 8. VDD Current vs. Temperature, Active State



Figure 9. VP Current vs. Temperature,  $V_P = 12 V$ 



Figure 10. VP Current vs. VP Voltage, V<sub>DD</sub> = 3 V



Figure 11. VP Current vs. VP Voltage, V<sub>DD</sub> = 5 V







Figure 13. VP Current vs. Temperature, Ready State, LPCM,  $V_{DD} = 0 V$ ,  $V_P = 12 V$ 



Figure 14. VDD + VP Current vs. Temperature, Idle State



Figure 15. VDD + VP Current vs. Temperature, Listen State



Figure 16. VDD + VP Current vs. Temperature, Ready State, LPCM



Figure 17. VDDS Current vs. Temperature, Idle State



Figure 18. VDDS Current vs. Temperature, Ready State



Figure 19. VDDS Current vs. Temperature, Active State



Figure 20. Pull-Up and Pull-Down Current Magnitude vs. INTR/WAKE Voltage at 3 V Supply



Figure 21. Pull-Up and Pull-Down Current Magnitude vs. INTR/WAKE Voltage at 5 V Supply



Figure 22. Pull-Up and Pull-Down Current Magnitude vs. INTR/WAKE Voltage at  $V_P$  = 12 V



Figure 23. INTR/WAKE Pull-Up Current vs. Temperature



Figure 24. INTR/WAKE Pull-Down Current vs. Temperature



Figure 25. INTR/WAKE Maximum Pull-Up Voltage vs. Temperature



Figure 26. Oscillator Frequency vs. Temperature







Figure 28. Receiver Threshold Voltage vs. Common-Mode Voltage at 5 V Supply



Figure 29. Receiver Threshold Voltage vs. Common-Mode Voltage at 3 V Supply



Figure 30. Receiver Threshold Voltage vs. Temperature at 5 V Supply



Figure 31. Receiver Threshold Voltage vs. Temperature at 3 V Supply



Figure 32. Differential Wake-Up Voltage vs. Wake-Up Pulse Dwell Time



Figure 33. CS Falling Edge Causing Wake-Up

# ADBMS6821/ADBMS6822

### THEORY OF OPERATION

The ADBMS6821/ADBMS6822 transceivers create a bidirectional isoSPI over a single twisted pair of wires, with increased safety and noise immunity compared to a nonisolated interface. Using capacitors or transformers, the transceiver translates standard SPI signals ( $\overline{CS}$ , SCK, PICO, and POCI) into pulses that can be sent back and forth on twisted pair cables.

A typical battery management system (BMS) uses a transceiver device that acts as a bridge between the microcontroller SPI port and the isoSPI BMS monitors. The IP and IM transmitter/receiver pins on the transceiver are connected across an isolation barrier to the first BMS monitor in a daisy chain.

A typical non-BMS system uses two transceivers. The first is paired with a microcontroller or other SPI controller. Its IP and IM transmitter/receiver pins are connected across an isolation barrier to a second transceiver that reproduces the SPI signals for use by one or more peripheral devices.

The transmitter is a current-regulated differential driver. The voltage amplitude is determined by the drive current and the equivalent resistive load (cable characteristic impedance and termination resistor,  $R_M$ ).

The receiver consists of a window comparator with a differential voltage threshold of V<sub>Rx</sub>. When V<sub>IP</sub> – V<sub>IM</sub> is greater than V<sub>Rx</sub>, the comparator detects a Logic 1. When V<sub>IP</sub> – V<sub>IM</sub> is less than –V<sub>Rx</sub> (in mV), the comparator detects a Logic –1. A Logic 0 (null) indicates V<sub>IP</sub> – V<sub>IM</sub> is between the positive and negative thresholds.

The comparator outputs are sent to pulse timers (filters) that discriminate between short and long pulses.

The ADBMS6822 (dual isoSPI transceiver) consists of two identical, independent isoSPI transceivers. The ADBMS6822 functions as the SPI to isoSPI bridge for both ends of a reversible isoSPI-capable system.

### **ISOSPI PULSE DETAIL**

The isoSPI transmitter can generate three voltage levels:  $+V_A$ , 0 V, and  $-V_A$ . To eliminate the DC signal component and enhance reliability, isoSPI pulses are defined as symmetric pulse pairs. A +1 pulse pair is defined as a  $+V_A$  pulse followed by a  $-V_A$  pulse. A -1 pulse pair is  $-V_A$  followed by  $+V_A$ .

The duration of each pulse is defined as  $t_{1/2PW}$ . The total isoSPI pulse duration is 2 ×  $t_{1/2PW}$ . The transceiver allows two different  $t_{1/2PW}$  values so that four types of pulses can be transmitted, as shown in Table 17.

| Pulse Type | First Level              | Second Level             | Ending Level |  |  |
|------------|--------------------------|--------------------------|--------------|--|--|
| Long +1    | +V <sub>A</sub> (150 ns) | −V <sub>A</sub> (150 ns) | 0 V          |  |  |
| Long -1    | −V <sub>A</sub> (150 ns) | +V <sub>A</sub> (150 ns) | 0 V          |  |  |
| Short +1   | +V <sub>A</sub> (50 ns)  | −V <sub>A</sub> (50 ns)  | 0 V          |  |  |
| Short -1   | −V <sub>A</sub> (50 ns)  | +V <sub>A</sub> (50 ns)  | 0 V          |  |  |

Long pulses are used to transmit  $\overline{CS}$  changes. Short pulses transmit data (PICO or POCI). The transceiver detects four types of communication events from the SPI Controller:  $\overline{CS}$  falling,  $\overline{CS}$  rising, SCK latching PICO = 0, and SCK latching PICO = 1. The transceiver converts each event into one of the four pulse types, as shown in Table 18.

#### Table 18. Controller Communication Events

| SPI Controller Event        | Transmitted Pulse |
|-----------------------------|-------------------|
| CS Rising                   | Long +1           |
| CS Falling                  | Long -1           |
| SCK Latching Edge, PICO = 1 | Short +1          |
| SCK Latching Edge, PICO = 0 | Short -1          |

On the other side of the isolation barrier (that is, the other end of the cable), another transceiver is configured to interface with a SPI peripheral. This transceiver receives the transmitted pulses and reconstructs the SPI signals on its output port, as shown in Table 19. In addition, the peripheral device can transmit a return data pulse to the controller to set the state of POCI. For additional information, see the isoSPI Interaction and Timing section.

#### Table 19. Peripheral SPI Port Output

| Received Pulse | SPI Port Action         | Return Pulse            |
|----------------|-------------------------|-------------------------|
| Long +1        | Drive CS high           | None                    |
| Long -1        | Drive CS low            | Short -1 pulse if POCI  |
| Short +1       | Set PICO = 1, pulse SCK | = 0 (no return pulse if |
| Short -1       | Set PICO = 0, pulse SCK | POCI = 1)               |

A peripheral transceiver never transmits long  $\overline{CS}$  pulses in regular communication. However, it does transmit a long  $\overline{CS}$  +1 pulse when woken up by taking its WAKE pin high. For additional information, see the WAKE Pin section. Furthermore, a peripheral only transmits a short -1 pulse (when POCI = 0), never a short +1 pulse, which allows multiple peripheral devices on a single cable without risk of collisions (for additional information, see the Multidrop section).



Figure 34. isoSPI Differential Pulse Detail

### ISOSPI PULSE SPECIFICATIONS

Figure 34 shows the timing specifications for the +1 and -1 isoSPI pulses. The same timing specifications apply to either version of these symmetric pulses. In the isoSPI Pulse Timing Specifications section, these specifications are further separated into  $\overline{CS}$  (long) and data (short) parameters.

A valid pulse must meet the minimum specification for  $t_{1/2PW}$  and the maximum specification for  $t_{INV}$ . In other words, the half-pulse width must be long enough to pass through the appropriate pulse timer, but short enough for the inversion to begin within the valid window of time. The response observed at PICO, POCI, or  $\overline{CS}$  occurs after the  $t_{DEL}$  delay from the pulse inversion.

### **ISOSPI INTERACTION AND TIMING**

The timing diagrams in Figure 35 and Figure 36 show how an isoSPI in controller mode (connected to a SPI controller) interacts with an isoSPI in peripheral mode (connected to a SPI peripheral). Figure 35 shows the operation with PHA = 0 (and shows SCK signals for POL = 0 or 1). Figure 36 shows the timing diagram for PHA = 1. Although not shown, it is acceptable to use different SPI modes (PHA and POL settings) on the controller and peripheral devices.

A controller SPI device initiates communication by lowering  $\overline{CS}$ . The ADBMS6821/ADBMS6822 transceivers convert this transition into a long -1 pulse on the IP and IM pins. The pulse traverses the isolation barrier (with an associated cable delay) and arrives at the IP and IM pins of the peripheral transceiver. When validated, the long -1 pulse is converted back into a falling  $\overline{CS}$  transition, this time supplied to the peripheral SPI device. If peripheral PHA = 1, SCK also leaves the idle state at this time. Before the controller SPI device supplies the first latching clock edge (usually a rising edge, but for exceptions, see Table 20), the peripheral transceiver must transmit the initial peripheral data bit,  $S_N$ . The value of the  $S_N$  is determined by sampling the state of POCI.

If POCI = 0, the peripheral transmits a short -1 pulse to the controller. The controller transceiver receives and decodes the pulse and sets the controller POCI = 0 (matching the peripheral). However, if the peripheral POCI = 1, the peripheral does not transmit a pulse. The controller interprets this null response as a 1 and sets the controller POCI = 1. This behavior makes it possible to connect multiple peripheral transceiver devices to a single cable with no conflicting signals (for more information, see the Multidrop section).

After the falling  $\overline{CS}$  sequence, every latching clock edge on the controller converts the state of the PICO pin into an isoSPI data pulse ( $M_N$ ,  $M_N - 1$ , ...  $M_0$ ) while simultaneously latching the data bit of the peripheral. As the peripheral transceiver receives each data bit, it sets the peripheral PICO pin to the proper state and then generates an SCK pulse before returning the POCI data of the peripheral (either as a short -1 pulse, or as a null).

At the end of communication, the final data bit sent by the peripheral (either as a pulse or null) is ignored by the controller. The peripheral transceiver must return a data bit because it cannot predict when communications cease. The controller SPI device can then raise  $\overline{CS}$ , which is transmitted to the peripheral in the form of a long +1 pulse. The process ends with the peripheral transceiver transitioning  $\overline{CS}$  high and returning SCK to the idle state (if PHA = 1).







Figure 36. Transceiver Timing Diagram (PHA = 1, Standard Bidirectional Transceiver Mode)

### **RECEIVER COMMON-MODE BIAS**

When not transmitting, the output driver maintains IP and IM near an internal bias voltage with a pair of  $R_{IN}$  resistors to a voltage of  $V_{CM}$ . This weak bias network holds the outputs near their required operating point without significantly loading the cable, which allows transceivers to be paralleled without affecting signal amplitude.

When the transceiver is in the low-power idle mode, the bias voltage is disconnected from the  $R_{\rm IN}$  resistors, which results in IP and IM as a floating input.



Figure 37. Receiver Common-Mode Bias

### **SPI CONFIGURATION**

The ADBMS6821/ADBMS6822 transceivers interface with a SPI port on another device using four connections:  $\overline{CS}$ , SCK, POCI, and PICO. The transceiver can be configured to operate on the controller end of a link (for example, connected to a microcontroller) or on the peripheral end of a link (for example, connected to a standalone analog-to-digital converter (ADC)). That operation is set using the MSTR pin. In controller mode (MSTR = 1),  $\overline{CS}$ , SCK, and PICO are inputs and POCI is a push/pull output. In peripheral mode (MSTR = 0),  $\overline{CS}$ , SCK, and PICO are push/pull outputs and POCI is an input.

The VDDS power supply pin is used for SPI input or output. Connect VDDS to the same power supply that is used to power the SPI port of the connected devices.

The POCI output of the transceiver is set to tristate and the output is resistively pulled up to VDDS when in controller mode (MSTR = 1) and the SPI port is not selected ( $\overline{CS}$  = 1). In this case, POCI is pulled up to VDDS through an internal 1 M $\Omega$  resistor. Upon activation or deactivation of the LPCM feature, the 1 M $\Omega$  resistor mitigates the possibility of driving the POCI pin externally and internally when switching between controller and peripheral mode.

### SETTING CLOCK PHASE AND POLARITY

SPI devices often use one clock edge to latch data and the other edge to shift data to avoid timing problems associated with clock skew. SPI devices can be configured to idle SCK either high or low and can also be configured to latch on either rising or falling clock edge. The transceiver supports all four SPI phase/polarity operating modes, configured by the PHAPOL pin.

The configuration of the PHAPOL pin is only detected and stored in the memory after power-up of the VDDS pin. Changing the PHAPOL pin configuration during operation does not affect SPI phase/polarity operating mode. The initial detection of the PHAPOL pin state does not occur while the transceiver is in the idle state. Thus, upon first application of the VP or VDD supply, the transceiver er defaults to PHA = 1 and POL = 1 if the transceiver is left in the idle state while the VDDS supply is applied. In this case, wake the transceiver to the ready state to cause the PHAPOL pin state to be detected. For more information, see the Idle Mode and Wake-Up Detection section.

The four configuration settings for PHAPOL are shown in Table 20.

#### Table 20. PHAPOL SPI Modes

| SPI Mode | POL | PHA | Description                                      | PHAPOL Pin<br>Connection |
|----------|-----|-----|--------------------------------------------------|--------------------------|
| 0        | 0   | 0   | SCK idles low, latches on<br>rising (first) edge | GND                      |
| 1        | 0   | 1   | SCK idles low, latches on falling (second) edge  | 20 kΩ resistor to GND    |
| 2        | 1   | 0   | SCK idles high, latches on falling (first) edge  | 100 kΩ resistor to GND   |
| 3        | 1   | 1   | SCK idles high, latches on rising (second) edge  | VDDS                     |

The two most common configurations are Mode 0 and Mode 3, because these modes latch data on a rising clock edge. The ADBMS battery monitors use SPI Mode 3.

### TRANSCEIVER MODES

The ADBMS6821/ADBMS6822 transceivers have several modes to allow enhanced capabilities with different system configurations. The transceiver mode is set by the connection to the XCVRMD pin, as shown in Table 21.

For communication with ADBMS battery monitors, one of the two standard bidirectional isoSPI modes must be used. If the transceiver is to be used as the timeout monitor in an ADBMS system with LPCM capability, use the transceiver mode with timeout monitor support.

The 4 Mbps unidirectional and 2 Mbps with 1-bit latency modes do not work with ADBMS peripheral devices. They are intended for communications between two microcontrollers or between a microcontroller and non-BMS peripherals. Note that the transceiver in controller mode (MSTR = 1) can be used to communicate with the ADBMS stack monitor peripherals at 2 MHz even when the XCVRMD pin connection is for standard bidirectional isoSPI (connected to GND or 20 k $\Omega$  resistor to GND).

The configuration of the XCVRMD pin is checked upon the state transition from IDLE to READY. Changing the XCVRMD pin configuration during operation does not affect the transceiver operating mode without first returning to the IDLE state. The initial detection of the XCVRMD pin state does not occur while the transceiver is in the idle state. Thus, upon first application of the VP or VDD supply, the transceiver defaults to standard bidirectional isoSPI with LPCM timeout monitor support if the transceiver is left in the idle state while the VDDS supply is applied. In this case, wake the transceiver

to the ready state to cause the XCVRMD pin state to be detected. For more information, see the Idle Mode and Wake-Up Detection section.

#### Table 21. XCVRMD Pin Transceiver Modes

| Description                                                        | XCVRMD Pin Connection         |  |
|--------------------------------------------------------------------|-------------------------------|--|
| Standard Bidirectional isoSPI                                      | GND                           |  |
| Standard Bidirectional isoSPI with LPCM Timeout<br>Monitor Support | 20 k $\Omega$ resistor to GND |  |
| 4 Mbps Unidirectional                                              | 100 kΩ resistor to GND        |  |
| 2 Mbps with 1-Bit Latency                                          | VDDS                          |  |

### Standard Bidirectional isoSPI

This is the normal communication mode. When the transceiver is configured in controller mode, it can send and receive communication at up to 2 Mbps when communicating with ADBMS devices that support 2 Mbps communication. Otherwise, the transceiver can send and receive communication at up to 1 Mbps when configured in either controller or peripheral mode.

# Standard Bidirectional isoSPI with LPCM Timeout Monitor Support

In this mode, when the transceiver is configured in controller mode, it behaves the same as the standard bidirectional isoSPI mode. When the transceiver is configured in peripheral mode, it can receive communication at 2 Mbps, but it does not transmit any data back to the isoSPI port. The transceiver still receives the data and decodes it onto the SPI port. When in peripheral mode, the LPCM feature is enabled, and the device transitions to the listen state while waiting for heartbeat messages to set the INTR pin appropriately.

### 4 Mbps Unidirectional

In this mode, when the transceiver is configured in controller mode, it can send isoSPI data at up to 4 Mbps. The transceiver does not receive nor decode isoSPI data when configured in controller mode. When the transceiver is configured in peripheral mode, it can receive and decode isoSPI data at up to 4 Mbps. It does not transmit isoSPI data when configured in peripheral mode.

### 2 Mbps with 1-Bit Latency

In this mode, the peripheral can operate at 2 Mbps. To achieve the 2 Mbps rate, the transceiver configured in peripheral mode transmits the data back from the latching edge of its clock (SCK) instead of the nonlatching edge. Also, it does not send back data after receiving a long  $\overline{CS}$  –1 pulse that causes its  $\overline{CS}$  to transition to logic low.

### **ISOSPI STATE DIAGRAM**

Figure 38 shows the state diagram for isoSPI communications. During periods of no communication, a low-current idle state reduces

power. In the idle state, the ADBMS6821/ADBMS6822 transceivers shut down most of the circuitry.

In the ready state, all circuitry is enabled and ready to transmit or receive, but there is no active data transmission on IP and IM.

Supply current increases when actively communicating. Thus, this condition is referred to as the active state.



Figure 38. isoSPI State Diagram

### POWER SUPPLIES

The ADBMS6821/ADBMS6822 transceivers have three power supplies: VDDS, VDD, and VP. VDDS powers the SPI. Connect VDDS to the same power supply as the SPI to which the SPI bus is connected. In many cases, that supply is the interface power supply of a microcontroller. The SPI can operate across the V<sub>DDS</sub> range of 1.7 V to 5.5 V.

VDDS also supports functions on the MSTR, PHAPOL, and XCVRMD pins. When VDDS is powered down, the transceiver is set to peripheral mode. The states of the PHAPOL and XCVRMD configurations are maintained from the last VDDS power-up.

VDD powers the isoSPI. When actively communicating over isoSPI,  $V_{DD}$  must be in the range of 3 V to 5.5 V. Put a bypass capacitor of at least 1  $\mu F$  as close as possible to the VDD pin to maintain reliable isoSPI communication.

VP powers portions of the transceiver when in LPCM timeout monitor mode, which allows both VDDS and VDD to be powered down while maintaining LPCM timeout monitor functionality. VP can be connected directly to 12 V battery power. If VDD is powered down, V<sub>P</sub> must be >6 V to function in LPCM timeout monitor mode. If high voltage LPCM power is not required, connect VP to VDD. In this configuration, LPCM timeout monitor mode works over the whole VDD range.

### SUPPLY CURRENT

Table 22 provides equations for estimating  $I_{VDD/VP}$  in each state. The results are for average supply current (as opposed to peak currents), and assume that a peripheral is returning an equal number of 0s and 1s. A transceiver configured as a peripheral does not generate +1 data pulses. Therefore, the average driver current is less than a transceiver configured as a controller.

| State  | MSTR           | Estimated I <sub>VDD/VP</sub>                           |
|--------|----------------|---------------------------------------------------------|
| ldle   | 0 (peripheral) | 10 µA                                                   |
|        | 1 (controller) | 10 µA                                                   |
| Ready  | 0 or 1         | 2.7 mA                                                  |
| Active | 0 (peripheral) | 2.7 mA + $I_{DRV}$ × $t_{1/2PW(D)}/t_{CLK}$             |
|        | 1 (controller) | 2.7 mA + $I_{DRV} \times 2 \times t_{1/2PW(D)}/t_{CLK}$ |

### IDLE MODE AND WAKE-UP DETECTION

To conserve power, the ADBMS6821/ADBMS6822 transceivers in peripheral mode (MSTR = 0) enter an idle state after  $t_{IDLE}$  of inactivity on the IP and IM pins. In this condition,  $I_{DD}$  is reduced to less than 10 µA and the SPI pins are idled ( $\overline{CS}$  = 1, PICO = 1, and SCK = POL).

The transceiver continues monitoring the IP and IM pins using a low power, AC-coupled detector. It wakes up when it sees a differential signal of V<sub>WAKE</sub> or greater that persists for t<sub>DWELL</sub> or longer. In practice, a long (CS) isoSPI pulse is sufficient to wake the device up. After the comparator generates the wake-up signal, it can take up to t<sub>READY</sub> for bias circuits to stabilize.

Figure 39 shows the sequence of waking up a peripheral transceiver (placing it in the ready state), which uses it to communicate, then allows it to return to the low-power idle state. For a transceiver in controller mode (MSTR = 1), in addition to the previously mentioned wake-up procedure, taking  $\overline{CS}$  low also enables the isoSPI port within t<sub>READY</sub>. Then  $\overline{CS}$  can be taken high, and the resulting long pulse on the isoSPI ports serves as a wake-up signal for the peripheral device that is connected to this transceiver, which responds by entering the ready state.

The controller transceiver remains in the ready or active state as long as  $\overline{CS} = 0$ . If  $\overline{CS}$  transitions high, it enters the idle state after  $t_{\text{IDLE}}$  expires. The  $t_{\text{IDLE}}$  time prevents the device from shutting down between data packets.



Figure 39. Peripheral ADBMS6821/ADBMS6822 Wake-Up/Idle Timing

### WAKE PIN

The WAKE pin is a current-limited output that indicates the state of the ADBMS6821/ADBMS6822 transceivers. If a transceiver is in the ready or active state, WAKE is logic high. If a transceiver is in the idle state, WAKE is logic low. The WAKE pin does not indicate interrupts for the LPCM feature. Instead, the INTR pin performs that function. Although the WAKE pin is normally used as an output, it can also be used as an input when a transceiver is configured with the MSTR pin driven logic low and the XCVRMD pin is not configured for LPCM timeout monitor support. In this configuration, if the transceiver is in the idle state and outputting a logic low on the WAKE pin, externally driving the WAKE pin high for at least  $t_{READY}$  causes the transceiver to transition from the idle state to the ready state and then transmit a wake-up pulse on the isoSPI port. This wake-up pulse can be used, for example, by a peripheral transceiver to wake up the controller transceiver without changing the direction of the isoSPI bus from peripheral to controller.

Consider the following example. The controller and peripheral transceivers are in a low-power state. The peripheral controller requires attention from the controller. The peripheral drives the WAKE pin of the peripheral transceiver high, which wakes up the peripheral transceiver and causes a wake-up pulse to be transmitted to the controller transceiver. The controller transceiver then wakes up and drives its WAKE pin logic high, which alerts the attached controller that the peripheral needs attention.

When the WAKE pin is used as an input, the signal that drives the WAKE pin can range from WAKE pin V<sub>IH</sub> to 6 V (WAKE pin absolute maximum) to allow the transceiver to detect a logic high. The WAKE pin is powered from the VP or VDD pin. Therefore, the WAKE pin does not need the VDDS pin to be supplied to operate. The WAKE output is current-limited to  $I_{PU(WAKE/INTR)}$  for pull-up and to  $I_{PD(WAKE/INTR)}$  for pull-down. The maximum output voltage of the WAKE pin is specified by  $V_{PU(WAKE/INTR)}$ . If that voltage is not compatible with the input voltage limit of a connected device, a Zener diode clamp or a level shifter may be required.

### MULTIDROP

Multiple peripherals can be connected to a single controller by connecting them in parallel (multidrop configuration) along one cable. As shown in Figure 40, terminate the cable only at the beginning (controller) and the end. In between, the additional ADBMS6821/ ADBMS6822 devices and their associated peripheral devices are connected to stubs on the cable. Keep these stubs short, with as little capacitance as possible, to avoid degrading the termination along the cable. The multidrop configuration is only possible if the SPI peripherals have the following characteristics:

- The SPI peripherals must be addressable, because they all see the same CS signal (as decoded by each peripheral transceiver).
- When not addressed, the peripheral SDO must remain high.

When a peripheral is not addressed, its transceiver does not transmit data pulses as long as POCI (SDO of the SPI device) remains high to eliminate the possibility for collisions, because only the addressed peripheral device returns data to the controller.



Figure 40. Multiple Peripherals on a Single Cable

### LPCM TIMEOUT MONITOR

The ADBMS6821/ADBMS6822 transceivers can be configured to work as the timeout monitor in systems using the LPCM feature of select ADBMS battery monitors. During LPCM operation, the battery monitors can be configured to monitor the cell stack for a variety of alert conditions and regularly communicate this condition by sending heartbeat messages to the transceiver, all while consuming very low average power. The transceiver monitors these heartbeat messages from the battery monitors to determine whether to assert the INTR pin high to alert the microcontroller. A simplified block diagram of an LPCM BMS system is shown in Figure 41.



Figure 41. Simplified LPCM BMS

To function as a timeout monitor, the XCVRMD pin must have a 20 k $\Omega$  pull-down to GND, and the RTO pin condition sets the timeout period for the timeout monitor. The microcontroller drives the MSTR pin high while communicating through the transceiver to the BMS devices. To enable the LPCM operation, the microcontroller first configures the ADBMS battery monitors for LPCM operation and then drives the MSTR pin low to activate the timeout monitor feature of the transceiver.

When the timeout monitor is activated by driving MSTR pin low, the transceiver initially asserts the INTR pin high. The timeout monitor assumes that until the first heartbeat message has fully propagated through the daisy chain, there may be a fault in the system in the initial state. This transition of the INTR pin from low to high also serves as an indication to the microcontroller that the timeout monitor function has been activated. The INTR pin remains asserted high until a pass heartbeat message is received from the battery monitors. The battery monitors are designed to initiate the first heartbeat sequence quickly after initially enabling LPCM operation. Thus, the initial status of the cell stack is quickly evaluated and the INTR pin asserted until the cell stack is evaluated provides the microcontroller with further confirmation that the LPCM operation has begun and the cell stack is not in an unexpected condition.

After the INTR pin is deasserted low, the internal timer is reset to 0. If a pass heartbeat message is received before the timeout period, INTR remains low and the internal timer is reset again, which starts another timeout period. If a fail heartbeat message is received or if the timeout expires, INTR is asserted high. The INTR pin gives an alert when a failure is indicated by the battery monitors or cases where the communication link has failed. INTR can connect to an interrupt pin on the microcontroller to wake it up, or it can be used to turn on a power supply to power up the BMS controller.

After timeout monitor operation has begun, the VDD and VDDS pins are not required to be supplied. The system can choose to disable power to these supplies to limit power consumption in the system. The INTR pin output can operate from the power supplied to the VP pin. The isoSPI output drivers on the IP pin and IM pin are not active. Therefore, the VDD pin supply is not required.

If the VDDS pin is supplied during timeout monitor operation, the transceiver continues to translate any received isoSPI traffic to the SPI port, which allows the microcontroller to observe the heartbeat messages and confirm that LPCM is working properly. The microcontroller can also diagnose the ability of LPCM to detect failure by forcing a failure detection in the configuration of the battery monitors and confirming that the INTR pin indicates the failure.

To exit timeout monitor operation, supply the VDD and VDDS pins, drive the MSTR pin high (the INTR pin deasserts low), and then send a communication sequence to the battery monitors to end their LPCM operation. The microcontroller can then resume normal communication with the battery monitors.

### LPCM RTO (RESISTOR TIMEOUT) PIN

The RTO pins on the ADBMS6821/ADBMS6822 transceivers set the timeout period when the device is configured as an LPCM timeout monitor. The timeout period settings are defined to be 50% larger than the corresponding measurement period used on the LPCM battery monitors to allow variance in the oscillator performance between the battery devices and the transceiver. The suggested 1% resistor values for the timeout periods and the corresponding LPCM measurement periods are shown in Table 23.

#### Table 23. RTO Resistor Selection

| Timeout Period (sec) | RTO Resistor ( $k\Omega$ ) to GND | Measurement<br>Period (sec) |
|----------------------|-----------------------------------|-----------------------------|
| 1.5                  | GND or 100                        | 1                           |
| 3                    | 17.8                              | 2                           |
| 6                    | 30.9                              | 4                           |
| 12                   | 43.2                              | 8                           |
| 18                   | 56.2                              | 12                          |
| 24                   | 68.1                              | 16                          |
| 48                   | 80.6                              | 32                          |

### LPCM INTR PIN

The INTR pins of the ADBMS6821/ADBMS6822 transceivers are current-limited outputs that indicate the LPCM interrupt state when the device is configured as a timeout monitor. For the description of the INTR operation, see the LPCM Timeout Monitor section.

The INTR output is current-limited to a nominal 20  $\mu$ A (both for pull-up and pull-down). The maximum output voltage can range from V<sub>DD</sub> – 1.5 V to V<sub>DD</sub> (no DC loadings) depending on the supply voltage of the VP and VDD pins. If that voltage is not compatible with the input voltage limit of a connected device, a Zener diode clamp or a level shifter may be required.

### LPCM HEARTBEAT MESSAGES

The LPCM feature uses messaging between the battery monitor devices and the timeout monitor to communicate the monitoring status. The heartbeat message contains device count information about the number of devices reporting passing conditions, as well as a field of flags that indicate the types of failing conditions that can be detected. It is sent as a 64-bit message containing a command with a packet error check (PEC) code and data with its own PEC code. The usage of the PEC values protects against communication faults.

The first 32 bits contain a command and PEC, which identify the communication as a heartbeat. Any other value is ignored by the timeout monitor without being recognized as either a pass heartbeat or as a fail heartbeat. A pass or fail heartbeat can only be recognized if the first 32 bits match exactly.

The subsequent 32 bits of the message represents 16 bits of the device count and flag data and 16 bits of PEC code. If a heartbeat command has been recognized, this 32-bit data portion is detected as either a pass or as a fail message. A single 32-bit value is recognized as a pass message. For any other 32-bit value, or if the total communication length is not exactly 64 bits long, then the timeout monitor recognizes this as a fail heartbeat and immediately asserts the INTR pin high without waiting for the timeout value to elapse.

Table 24 and Table 25 show the contents of a pass heartbeat message. Note that, unlike other communication in a BMS daisy chain, the heartbeat message is initiated by the battery monitors instead of being initiated by the microcontroller.

#### Table 24. Heartbeat Command and PEC Value

| Byte <sup>1</sup> | Value |
|-------------------|-------|
| HBC0              | 0x00  |
| HBC1              | 0x43  |
| HBC2              | 0x47  |
| HBC3              | 0xB2  |

<sup>1</sup> HBC0 and HBC1 represent the heartbeat command. HBC2 and HBC3 represent the PEC.

#### Table 25. Heartbeat Data and PEC Value

| Byte <sup>1</sup> | Value |
|-------------------|-------|
| HBD0              | 0x42  |
| HBD1              | 0x00  |
| HBD2              | 0x03  |
| HBD3              | 0x94  |

<sup>1</sup> HBD0 and HBD1 represent the heartbeat data. HBD2 and HBD3 represent the PEC.

### LPCM EXPANDED STATE DIAGRAM

Figure 42 shows the expanded state diagram for the ADBMS6821/ ADBMS6822 transceivers when they are set up to work as an LPCM timeout monitor, that is, when configured as a peripheral (MSTR connected to GND) with the LPCM timeout monitor function enabled (XCVRMD pin has 20 k $\Omega$  to GND). When compared to the isoSPI state diagram shown in Figure 38, Figure 42 includes an extra state named listen.

When in the listen state, the transceiver works as an LPCM timeout monitor. Note that the time it takes for the transceiver to enter the listen state from the ready state when there is no isoSPI activity is  $t_{\text{LISTEN}}$ .  $t_{\text{LISTEN}}$  reduces the average power consumption during the LPCM timeout monitor operation.



Figure 42. LPCM Expanded State Diagram

### LPCM SUPPLY CURRENT CONSUMPTION

When the ADBMS6821/ADBMS6822 transceivers are configured as an LPCM timeout monitor, they stay in the listen state for most of the time. When a transceiver receives the heartbeat message, it enters the ready state and the isoSPI receiver wakes. After the heartbeat message is received, the transceiver goes back to the listen state after  $t_{LISTEN}$ . The average power consumption, therefore, depends on the heartbeat period that the BMS stack monitors use during the LPCM operation.

When the transceiver enters the ready state, the supply current increases to a value of  $I_{VDD/VP(RDY\_LPCM)}$ . Note that this is lower than the ready state current in regular non LPCM operation.

The instantaneous current consumption for a chosen heartbeat period is broken up as follows:

- I<sub>VDD/VP(RDY\_LPCM)</sub> for the duration of the heartbeat message (which, in a typical application, is ~700 µs) and the t<sub>LISTEN</sub> time (typically ≈ 250 µs). The total time is approximately 1 ms.
- ▶ I<sub>VP(LSTN)</sub> for the rest of the heartbeat period.

In a typical application, when the transceiver is configured as an LPCM timeout monitor,  $V_{DD}$  is expected to be 0 V during the timeout monitor operation, and the device is powered only using the battery power supplied to the VP pin. The average supply current consumption for a timeout period is therefore as follows:

Average LPCM Supply Current =  $I_{VP(LSTN)}$  +  $(I_{VDD/VP(RDY\_LPCM)} \times 1ms)/Heartbeat Period$  (1)

Thus, for instance, when  $V_P$  = 12 V,  $V_{DD}$  = 0 V, and heartbeat period = 1 sec, the average LPCM supply current is approximately 12  $\mu$ A.

### **SPI PINS DURING LPCM**

When the MSTR pin transitions low to begin LPCM operation, the  $\overline{CS}$ , SCK, and PICO pins of the transceiver cease to operate as input pins and begin to operate as low impedance output pins. The POCI pin ceases to operate as a low impedance output pin and begins to operate as an input pin, which can cause contention if the VDDS supply remains powered and the attached microcontroller continues to drive the  $\overline{CS}$ , SCK, and PICO pins. To prevent contention on these pins, disable the VDDS supply or stop the microcontroller from driving these pins before driving the MSTR pin low.

### **APPLICATIONS INFORMATION**

### SOFTWARE LAYER

The isoSPI physical layer has high immunity to EMI and is not particularly susceptible to bit errors induced by noise. But for optimal results in a high noise environment, implement a software layer that uses an error detection code, for example, a cyclic redundancy check (CRC) or checksum. Error detection codes allow software detection of any bit errors and notify the system to retry the last erroneous serial communication.

DETAIL A

0.05 REF →

♥ 0.203 REF

TERMINAL THICKNESS

TERMINAL LENGTH  $0.45 \pm 0.10$ 

PLATED AREA

0.10 REF

### **OUTLINE DIMENSIONS**



NOTE:

- NOTE: 1. DRAWING PROPOSED TO BE A JEDEC PACKAGE OUTLINE MO-220 VARIATION WHHD-(X) (TO BE APPROVED) 2. DRAWING NOT TO SCALE 3. ALL DIMENSIONS ARE IN MILLIMETERS 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20mm ON ANY SIDE F EXPLOSED PAD OLIVEL OF CONTERPONDED DI ATTOR
- 5. EXPOSED PAD SHALL BE SOLDER PLATED 6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION

ON THE TOP AND BOTTOM OF PACKAGE



5 mm × 5 mm Body, with Side Solderable Leads (05-08-7057) **Dimensions Shown in millimeters** 

### **OUTLINE DIMENSIONS**

Updated: September 02, 2021

### **ORDERING GUIDE**

| Model <sup>1, 2, 3, 4, 5</sup> | Temperature Range | Package Description                               | Packing Quantity | Package Option |
|--------------------------------|-------------------|---------------------------------------------------|------------------|----------------|
| ADBMS6821WCCSZ                 | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Tray, 490        | 05-08-7057     |
| ADBMS6821WCCSZ-RL              | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Reel, 5000       | 05-08-7057     |
| ADBMS6822WCCSZ                 | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Tray, 490        | 05-08-7057     |
| ADBMS6822WCCSZ-RL              | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Reel, 5000       | 05-08-7057     |
| ADBMS6821CCSZ                  | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Tray, 490        | 05-08-7057     |
| ADBMS6821CCSZ-RL               | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Reel, 5000       | 05-08-7057     |
| ADBMS6822CCSZ                  | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Tray, 490        | 05-08-7057     |
| ADBMS6822CCSZ-RL               | -40°C to +125°C   | 32-Lead Plastic Side Solderable QFN (5 mm × 5 mm) | Reel, 5000       | 05-08-7057     |

<sup>1</sup> W = Qualified for Automotive Applications.

<sup>2</sup> C = Temperature Range =  $-40^{\circ}$ C to  $+125^{\circ}$ C.

<sup>3</sup> CS = LFCSP-SS 64 Package.

<sup>4</sup> Z = RoHS-Compliant Part.

<sup>5</sup> RL = Tape and Reel.

### **EVALUATION BOARDS**

| Model <sup>1</sup> | Description      |
|--------------------|------------------|
| EVAL-ADBMS6822     | Evaluation Board |

<sup>1</sup> Evaluation Board is a RoHS-Compliant Part.

### **AUTOMOTIVE PRODUCTS**

The ADBMS6821W and ADBMS6822W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models, therefore, designers must review the Specifications section of this data sheet carefully. Only the automotive-grade products shown are available for use in automotive applications. For specific product ordering information and to obtain the specific Automotive Reliability reports for these models, contact the local Analog Devices, Inc., account representative.



# **Mouser Electronics**

Authorized Distributor

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

Analog Devices Inc.:

ADBMS6821WCCSZ-RL ADBMS6822WCCSZ ADBMS6821CCSZ-RL ADBMS6821CCSZ ADBMS6822CCSZ-RL